Παρακαλώ χρησιμοποιήστε αυτό το αναγνωριστικό για να παραπέμψετε ή να δημιουργήσετε σύνδεσμο προς αυτό το τεκμήριο: http://artemis.cslab.ece.ntua.gr:8080/jspui/handle/123456789/15911
Τίτλος: Spartan-3 Fpga With Pci Interface For Mass Memory Pcb-tester
Συγγραφείς: Lampros Bersentes
Πεκμεστζή Κιαμάλ
Λέξεις κλειδιά: fpga design
microprocessor timing
microprocessor simulation
pcb testing
real-time applications
channel-link
space-wire.
Ημερομηνία έκδοσης: 18-Ιαν-2011
Περίληψη: The thesis deals with FPGA design. More concretely, a FPGA design is created, which simulates a Microprocessor’s timing. Using this FPGA design, the stimulation of slave PCBs, which are connected on the board is possible. The PCBs are used for real time and long term tests.Inside the FPGA design the module which is implemented can work in two modes, master and slave. In master mode, the signals sent out, will simulate the work of an ERC 32 microprocessor and their values will depend on the input "Assembly type" commands given from the user. These commands are transferred through the PCI Interface to the FPGA. In slave mode, the FPGA design doesn’t simulate any more the work of an ERC 32 microprocessor but it receives signals which are produced by such a microprocessor. It can translate these signals and it can carry out the operation these signals imply.Finally, a user interface is developed, which gives a direct and easy access to the new module, which is implemented inside the FPGA.
URI: http://artemis-new.cslab.ece.ntua.gr:8080/jspui/handle/123456789/15911
Εμφανίζεται στις συλλογές:Διπλωματικές Εργασίες - Theses

Αρχεία σε αυτό το τεκμήριο:
Αρχείο ΜέγεθοςΜορφότυπος 
DT2011-0008.pdf2.7 MBAdobe PDFΕμφάνιση/Άνοιγμα


Όλα τα τεκμήρια του δικτυακού τόπου προστατεύονται από πνευματικά δικαιώματα.