Please use this identifier to cite or link to this item: http://artemis.cslab.ece.ntua.gr:8080/jspui/handle/123456789/17041
Full metadata record
DC FieldValueLanguage
dc.contributor.authorΟρούτζογλου, Ιωάννης-
dc.date.accessioned2018-07-26T09:43:21Z-
dc.date.available2018-07-26T09:43:21Z-
dc.date.issued2018-06-20-
dc.identifier.urihttp://artemis.cslab.ece.ntua.gr:8080/jspui/handle/123456789/17041-
dc.description.abstractNowadays the ever-increasing advancements in technology has led to the deployment of more complex and computationally intensive image processing algorithms. Many of these algorithms have been adopted in present-day embedded systems targeting a variety of applications such as automotive, 3D navigation, surveillance, etc. However in real-time embedded systems, where latency and power play an important role, software-oriented implementations running on general purpose CPUs may not offer satisfactory solutions. The purpose of this thesis is the design of an image processing system for embedded applications, its deployment on a System-on-Chip (SoC) platform and the evaluation of the developed system. As a case study was selected the Harris Corner Detector algorithm, in a real time system getting the input image from a camera. The thesis focus on the acceleration of the Harris-Corner Detector algorithm on the Tegra X1 GPU SoC. More specifically, we examine different ways of communication between CPU-GPU and various programming techniques on GPU with respect to the execution time and the power consumption. Experimental results show an acceleration of up to x74 compared to a pure software implementation on ARM Cortex A57 using CUDA C. Thus, we can easily implement a real-time corner detection getting the input from the camera, without observing any frames latency. In addition, the thesis focuses to the comparison between CPU-GPU and CPU-FPGA (ZC702) combination for the best acceleration of the application.en_US
dc.languageenen_US
dc.subjectimage processingen_US
dc.subjectGPUen_US
dc.subjectaccelerationen_US
dc.subjectembedded systemsen_US
dc.subjectHarris algorithmen_US
dc.subjectCorner detectoren_US
dc.subjectεπεξεργασία εικόναςen_US
dc.subjectενσωματωμένα συστήματαen_US
dc.subjectεπιτάχυνσηen_US
dc.subjectκάρτα γραφικώνen_US
dc.titleDesign and implementation of image processing algorithms on embedded CPU-GPU-SoC devicesen_US
dc.description.pages73en_US
dc.contributor.supervisorΣούντρης Δημήτριοςen_US
dc.departmentΤομέας Τεχνολογίας Πληροφορικής και Υπολογιστώνen_US
Appears in Collections:Διπλωματικές Εργασίες - Theses

Files in This Item:
File Description SizeFormat 
Ioannis-Oroutzoglou-thesis-artemis.pdf4.55 MBAdobe PDFView/Open


Items in Artemis are protected by copyright, with all rights reserved, unless otherwise indicated.