Please use this identifier to cite or link to this item: http://artemis.cslab.ece.ntua.gr:8080/jspui/handle/123456789/19730
Full metadata record
DC FieldValueLanguage
dc.contributor.authorLarisis, Konstantinos-
dc.date.accessioned2025-07-16T07:08:27Z-
dc.date.available2025-07-16T07:08:27Z-
dc.date.issued2025-07-04-
dc.identifier.urihttp://artemis.cslab.ece.ntua.gr:8080/jspui/handle/123456789/19730-
dc.description.abstractThe space industry has experienced a transformation in recent years, transitioning from tradi- tional radiation-hardened devices to Commercial Off-The-Shelf (COTS) SoC FPGAs in space missions. This shift is primarily driven by benefits including reduced costs, shorter time-to- market, increased processing performance, and enhanced development flexibility. However, since COTS SoC FPGAs are not specifically designed for the harsh conditions of space, they remain vulnerable to ionizing radiation. While much attention has been given to the vulner- ability of processing elements such as Arm cores and hardware kernels, uncore components, including communication interfaces, are also highly susceptible to radiation-induced faults. Consequently, ensuring data integrity during transfers between the CPU and hardware kernel is challenging. This thesis proposes a comprehensive fault-tolerant architecture specifically tailored for SoC FPGAs, aimed at mitigating Single Event Upsets (SEUs) affecting payload data during data transfers, without altering the system’s functionality or components. The proposed archi- tecture is implemented on the MPSoC UltraScale+ platform, incorporating fault-tolerant mechanisms in both PL and PS subsystems. It integrates mitigation techniques such as Triple Modular Redundancy (TMR) and temporal redundancy within the FPGA fabric, alongside built-in PS fault-tolerant features, notably the dual-core lockstep capability of the ARM Cortex R5 processor. A targeted fault injection campaign, involving fault pruning and saboteur insertion, was conducted to rigorously evaluate the architecture’s resilience and ef- fectiveness. Experimental results demonstrate significant improvements in system reliability without imposing excessive computational or area overhead.en_US
dc.languageenen_US
dc.subjectcots soc fpgaen_US
dc.subjectfault toleranceen_US
dc.subjectspatial redundancyen_US
dc.subjecttemporal redundancyen_US
dc.subjectdual-core lockstepen_US
dc.subjectarm cortex r5en_US
dc.subjectseu error injectionen_US
dc.subjectreliabilityen_US
dc.titleCombining mitigation techniques for fault-tolerant data transfers in soc fpgasen_US
dc.description.pages78en_US
dc.contributor.supervisorΣούντρης Δημήτριοςen_US
dc.departmentΤομέας Τεχνολογίας Πληροφορικής και Υπολογιστώνen_US
Appears in Collections:Διπλωματικές Εργασίες - Theses

Files in This Item:
File Description SizeFormat 
Larisis_Thesis_Final.pdf3.4 MBAdobe PDFView/Open


Items in Artemis are protected by copyright, with all rights reserved, unless otherwise indicated.